irq-versatile-fpga.c 5.9 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
2 3 4
/*
 *  Support for Versatile FPGA-based IRQ controllers
 */
5
#include <linux/bitops.h>
6 7
#include <linux/irq.h>
#include <linux/io.h>
8
#include <linux/irqchip.h>
9
#include <linux/irqchip/versatile-fpga.h>
10 11
#include <linux/irqdomain.h>
#include <linux/module.h>
12 13
#include <linux/of.h>
#include <linux/of_address.h>
14
#include <linux/of_irq.h>
15

16
#include <asm/exception.h>
17 18 19 20 21 22
#include <asm/mach/irq.h>

#define IRQ_STATUS		0x00
#define IRQ_RAW_STATUS		0x04
#define IRQ_ENABLE_SET		0x08
#define IRQ_ENABLE_CLEAR	0x0c
23 24 25 26 27 28 29
#define INT_SOFT_SET		0x10
#define INT_SOFT_CLEAR		0x14
#define FIQ_STATUS		0x20
#define FIQ_RAW_STATUS		0x24
#define FIQ_ENABLE		0x28
#define FIQ_ENABLE_SET		0x28
#define FIQ_ENABLE_CLEAR	0x2C
30

31 32
#define PIC_ENABLES             0x20	/* set interrupt pass through bits */

33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49
/**
 * struct fpga_irq_data - irq data container for the FPGA IRQ controller
 * @base: memory offset in virtual memory
 * @chip: chip container for this instance
 * @domain: IRQ domain for this instance
 * @valid: mask for valid IRQs on this controller
 * @used_irqs: number of active IRQs on this controller
 */
struct fpga_irq_data {
	void __iomem *base;
	struct irq_chip chip;
	u32 valid;
	struct irq_domain *domain;
	u8 used_irqs;
};

/* we cannot allocate memory when the controllers are initially registered */
50
static struct fpga_irq_data fpga_irq_devices[CONFIG_VERSATILE_FPGA_IRQ_NR];
51 52
static int fpga_irq_id;

53 54 55
static void fpga_irq_mask(struct irq_data *d)
{
	struct fpga_irq_data *f = irq_data_get_irq_chip_data(d);
56
	u32 mask = 1 << d->hwirq;
57 58 59 60 61 62 63

	writel(mask, f->base + IRQ_ENABLE_CLEAR);
}

static void fpga_irq_unmask(struct irq_data *d)
{
	struct fpga_irq_data *f = irq_data_get_irq_chip_data(d);
64
	u32 mask = 1 << d->hwirq;
65 66 67 68

	writel(mask, f->base + IRQ_ENABLE_SET);
}

69
static void fpga_irq_handle(struct irq_desc *desc)
70
{
71
	struct fpga_irq_data *f = irq_desc_get_handler_data(desc);
72 73 74
	u32 status = readl(f->base + IRQ_STATUS);

	if (status == 0) {
75
		do_bad_IRQ(desc);
76 77 78 79
		return;
	}

	do {
80 81
		unsigned int irq = ffs(status) - 1;

82
		status &= ~(1 << irq);
83
		generic_handle_irq(irq_find_mapping(f->domain, irq));
84 85 86
	} while (status);
}

87 88 89 90 91 92 93 94 95 96 97 98 99
/*
 * Handle each interrupt in a single FPGA IRQ controller.  Returns non-zero
 * if we've handled at least one interrupt.  This does a single read of the
 * status register and handles all interrupts in order from LSB first.
 */
static int handle_one_fpga(struct fpga_irq_data *f, struct pt_regs *regs)
{
	int handled = 0;
	int irq;
	u32 status;

	while ((status  = readl(f->base + IRQ_STATUS))) {
		irq = ffs(status) - 1;
100
		handle_domain_irq(f->domain, irq, regs);
101 102 103 104 105 106 107 108 109 110 111
		handled = 1;
	}

	return handled;
}

/*
 * Keep iterating over all registered FPGA IRQ controllers until there are
 * no pending interrupts.
 */
asmlinkage void __exception_irq_entry fpga_handle_irq(struct pt_regs *regs)
112
{
113
	int i, handled;
114

115 116 117 118 119 120 121 122 123 124 125 126
	do {
		for (i = 0, handled = 0; i < fpga_irq_id; ++i)
			handled |= handle_one_fpga(&fpga_irq_devices[i], regs);
	} while (handled);
}

static int fpga_irqdomain_map(struct irq_domain *d, unsigned int irq,
		irq_hw_number_t hwirq)
{
	struct fpga_irq_data *f = d->host_data;

	/* Skip invalid IRQs, only register handlers for the real ones */
127
	if (!(f->valid & BIT(hwirq)))
128
		return -EPERM;
129 130 131
	irq_set_chip_data(irq, f);
	irq_set_chip_and_handler(irq, &f->chip,
				handle_level_irq);
132
	irq_set_probe(irq);
133 134 135
	return 0;
}

136
static const struct irq_domain_ops fpga_irqdomain_ops = {
137 138 139 140
	.map = fpga_irqdomain_map,
	.xlate = irq_domain_xlate_onetwocell,
};

141 142 143
void __init fpga_irq_init(void __iomem *base, const char *name, int irq_start,
			  int parent_irq, u32 valid, struct device_node *node)
{
144
	struct fpga_irq_data *f;
145
	int i;
146 147

	if (fpga_irq_id >= ARRAY_SIZE(fpga_irq_devices)) {
148
		pr_err("%s: too few FPGA IRQ controllers, increase CONFIG_VERSATILE_FPGA_IRQ_NR\n", __func__);
149
		return;
150 151 152 153
	}
	f = &fpga_irq_devices[fpga_irq_id];
	f->base = base;
	f->chip.name = name;
154 155 156
	f->chip.irq_ack = fpga_irq_mask;
	f->chip.irq_mask = fpga_irq_mask;
	f->chip.irq_unmask = fpga_irq_unmask;
157
	f->valid = valid;
158 159

	if (parent_irq != -1) {
160 161
		irq_set_chained_handler_and_data(parent_irq, fpga_irq_handle,
						 f);
162 163
	}

164 165
	/* This will also allocate irq descriptors */
	f->domain = irq_domain_add_simple(node, fls(valid), irq_start,
166
					  &fpga_irqdomain_ops, f);
167 168 169 170 171 172 173 174 175

	/* This will allocate all valid descriptors in the linear case */
	for (i = 0; i < fls(valid); i++)
		if (valid & BIT(i)) {
			if (!irq_start)
				irq_create_mapping(f->domain, i);
			f->used_irqs++;
		}

176
	pr_info("FPGA IRQ chip %d \"%s\" @ %p, %u irqs",
177
		fpga_irq_id, name, base, f->used_irqs);
178 179 180 181
	if (parent_irq != -1)
		pr_cont(", parent IRQ: %d\n", parent_irq);
	else
		pr_cont("\n");
182 183

	fpga_irq_id++;
184
}
185

186 187 188 189 190 191 192
#ifdef CONFIG_OF
int __init fpga_irq_of_init(struct device_node *node,
			    struct device_node *parent)
{
	void __iomem *base;
	u32 clear_mask;
	u32 valid_mask;
193
	int parent_irq;
194 195 196 197 198 199 200 201 202 203 204 205 206

	if (WARN_ON(!node))
		return -ENODEV;

	base = of_iomap(node, 0);
	WARN(!base, "unable to map fpga irq registers\n");

	if (of_property_read_u32(node, "clear-mask", &clear_mask))
		clear_mask = 0;

	if (of_property_read_u32(node, "valid-mask", &valid_mask))
		valid_mask = 0;

207 208
	/* Some chips are cascaded from a parent IRQ */
	parent_irq = irq_of_parse_and_map(node, 0);
209 210
	if (!parent_irq) {
		set_handle_irq(fpga_handle_irq);
211
		parent_irq = -1;
212
	}
213 214

	fpga_irq_init(base, node->name, 0, parent_irq, valid_mask, node);
215 216 217 218

	writel(clear_mask, base + IRQ_ENABLE_CLEAR);
	writel(clear_mask, base + FIQ_ENABLE_CLEAR);

219 220 221 222 223 224 225 226
	/*
	 * On Versatile AB/PB, some secondary interrupts have a direct
	 * pass-thru to the primary controller for IRQs 20 and 22-31 which need
	 * to be enabled. See section 3.10 of the Versatile AB user guide.
	 */
	if (of_device_is_compatible(node, "arm,versatile-sic"))
		writel(0xffd00000, base + PIC_ENABLES);

227
	return 0;
228
}
229
IRQCHIP_DECLARE(arm_fpga, "arm,versatile-fpga-irq", fpga_irq_of_init);
230
IRQCHIP_DECLARE(arm_fpga_sic, "arm,versatile-sic", fpga_irq_of_init);
231
IRQCHIP_DECLARE(ox810se_rps, "oxsemi,ox810se-rps-irq", fpga_irq_of_init);
232
#endif