pata_optidma.c 12.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35
/*
 * pata_optidma.c 	- Opti DMA PATA for new ATA layer
 *			  (C) 2006 Red Hat Inc
 *			  Alan Cox <alan@redhat.com>
 *
 *	The Opti DMA controllers are related to the older PIO PCI controllers
 *	and indeed the VLB ones. The main differences are that the timing
 *	numbers are now based off PCI clocks not VLB and differ, and that
 *	MWDMA is supported.
 *
 *	This driver should support Viper-N+, FireStar, FireStar Plus.
 *
 *	These devices support virtual DMA for read (aka the CS5520). Later
 *	chips support UDMA33, but only if the rest of the board logic does,
 *	so you have to get this right. We don't support the virtual DMA
 *	but we do handle UDMA.
 *
 *	Bits that are worth knowing
 *		Most control registers are shadowed into I/O registers
 *		0x1F5 bit 0 tells you if the PCI/VLB clock is 33 or 25Mhz
 *		Virtual DMA registers *move* between rev 0x02 and rev 0x10
 *		UDMA requires a 66MHz FSB
 *
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
#include <scsi/scsi_host.h>
#include <linux/libata.h>

#define DRV_NAME "pata_optidma"
36
#define DRV_VERSION "0.3.2"
37 38 39 40 41 42 43 44 45 46 47 48 49

enum {
	READ_REG	= 0,	/* index of Read cycle timing register */
	WRITE_REG 	= 1,	/* index of Write cycle timing register */
	CNTRL_REG 	= 3,	/* index of Control register */
	STRAP_REG 	= 5,	/* index of Strap register */
	MISC_REG 	= 6	/* index of Miscellaneous register */
};

static int pci_clock;	/* 0 = 33 1 = 25 */

/**
 *	optidma_pre_reset		-	probe begin
Tejun Heo's avatar
Tejun Heo committed
50
 *	@link: ATA link
51
 *	@deadline: deadline jiffies for the operation
52 53 54
 *
 *	Set up cable type and use generic probe init
 */
55

Tejun Heo's avatar
Tejun Heo committed
56
static int optidma_pre_reset(struct ata_link *link, unsigned long deadline)
57
{
Tejun Heo's avatar
Tejun Heo committed
58
	struct ata_port *ap = link->ap;
59
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
60
	static const struct pci_bits optidma_enable_bits = {
61 62 63
		0x40, 1, 0x08, 0x00
	};

64 65 66
	if (ap->port_no && !pci_test_config_bits(pdev, &optidma_enable_bits))
		return -ENOENT;

Tejun Heo's avatar
Tejun Heo committed
67
	return ata_std_prereset(link, deadline);
68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91
}

/**
 *	optidma_probe_reset		-	probe reset
 *	@ap: ATA port
 *
 *	Perform the ATA probe and bus reset sequence plus specific handling
 *	for this hardware. The Opti needs little handling - we have no UDMA66
 *	capability that needs cable detection. All we must do is check the port
 *	is enabled.
 */

static void optidma_error_handler(struct ata_port *ap)
{
	ata_bmdma_drive_eh(ap, optidma_pre_reset, ata_std_softreset, NULL, ata_std_postreset);
}

/**
 *	optidma_unlock		-	unlock control registers
 *	@ap: ATA port
 *
 *	Unlock the control register block for this adapter. Registers must not
 *	be unlocked in a situation where libata might look at them.
 */
92

93 94
static void optidma_unlock(struct ata_port *ap)
{
Tejun Heo's avatar
Tejun Heo committed
95
	void __iomem *regio = ap->ioaddr.cmd_addr;
96

97
	/* These 3 unlock the control register access */
Tejun Heo's avatar
Tejun Heo committed
98 99 100
	ioread16(regio + 1);
	ioread16(regio + 1);
	iowrite8(3, regio + 2);
101 102 103 104 105 106 107 108
}

/**
 *	optidma_lock		-	issue temporary relock
 *	@ap: ATA port
 *
 *	Re-lock the configuration register settings.
 */
109

110 111
static void optidma_lock(struct ata_port *ap)
{
Tejun Heo's avatar
Tejun Heo committed
112
	void __iomem *regio = ap->ioaddr.cmd_addr;
113

114
	/* Relock */
Tejun Heo's avatar
Tejun Heo committed
115
	iowrite8(0x83, regio + 2);
116 117 118
}

/**
119
 *	optidma_mode_setup	-	set mode data
120 121 122 123 124 125 126 127 128 129 130 131
 *	@ap: ATA interface
 *	@adev: ATA device
 *	@mode: Mode to set
 *
 *	Called to do the DMA or PIO mode setup. Timing numbers are all
 *	pre computed to keep the code clean. There are two tables depending
 *	on the hardware clock speed.
 *
 *	WARNING: While we do this the IDE registers vanish. If we take an
 *	IRQ here we depend on the host set locking to avoid catastrophe.
 */

132
static void optidma_mode_setup(struct ata_port *ap, struct ata_device *adev, u8 mode)
133 134 135 136
{
	struct ata_device *pair = ata_dev_pair(adev);
	int pio = adev->pio_mode - XFER_PIO_0;
	int dma = adev->dma_mode - XFER_MW_DMA_0;
Tejun Heo's avatar
Tejun Heo committed
137
	void __iomem *regio = ap->ioaddr.cmd_addr;
138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155
	u8 addr;

	/* Address table precomputed with a DCLK of 2 */
	static const u8 addr_timing[2][5] = {
		{ 0x30, 0x20, 0x20, 0x10, 0x10 },
		{ 0x20, 0x20, 0x10, 0x10, 0x10 }
	};
	static const u8 data_rec_timing[2][5] = {
		{ 0x59, 0x46, 0x30, 0x20, 0x20 },
		{ 0x46, 0x32, 0x20, 0x20, 0x10 }
	};
	static const u8 dma_data_rec_timing[2][3] = {
		{ 0x76, 0x20, 0x20 },
		{ 0x54, 0x20, 0x10 }
	};

	/* Switch from IDE to control mode */
	optidma_unlock(ap);
156

157 158 159 160 161 162 163 164 165 166 167

	/*
 	 *	As with many controllers the address setup time is shared
 	 *	and must suit both devices if present. FIXME: Check if we
 	 *	need to look at slowest of PIO/DMA mode of either device
	 */

	if (mode >= XFER_MW_DMA_0)
		addr = 0;
	else
		addr = addr_timing[pci_clock][pio];
168

169 170 171 172 173 174 175 176 177 178
	if (pair) {
		u8 pair_addr;
		/* Hardware constraint */
		if (pair->dma_mode)
			pair_addr = 0;
		else
			pair_addr = addr_timing[pci_clock][pair->pio_mode - XFER_PIO_0];
		if (pair_addr > addr)
			addr = pair_addr;
	}
179

180 181
	/* Commence primary programming sequence */
	/* First we load the device number into the timing select */
Tejun Heo's avatar
Tejun Heo committed
182
	iowrite8(adev->devno, regio + MISC_REG);
183 184
	/* Now we load the data timings into read data/write data */
	if (mode < XFER_MW_DMA_0) {
Tejun Heo's avatar
Tejun Heo committed
185 186
		iowrite8(data_rec_timing[pci_clock][pio], regio + READ_REG);
		iowrite8(data_rec_timing[pci_clock][pio], regio + WRITE_REG);
187
	} else if (mode < XFER_UDMA_0) {
Tejun Heo's avatar
Tejun Heo committed
188 189
		iowrite8(dma_data_rec_timing[pci_clock][dma], regio + READ_REG);
		iowrite8(dma_data_rec_timing[pci_clock][dma], regio + WRITE_REG);
190 191
	}
	/* Finally we load the address setup into the misc register */
Tejun Heo's avatar
Tejun Heo committed
192
	iowrite8(addr | adev->devno, regio + MISC_REG);
193 194

	/* Programming sequence complete, timing 0 dev 0, timing 1 dev 1 */
Tejun Heo's avatar
Tejun Heo committed
195
	iowrite8(0x85, regio + CNTRL_REG);
196

197 198
	/* Switch back to IDE mode */
	optidma_lock(ap);
199

200 201 202 203 204 205
	/* Note: at this point our programming is incomplete. We are
	   not supposed to program PCI 0x43 "things we hacked onto the chip"
	   until we've done both sets of PIO/DMA timings */
}

/**
206
 *	optiplus_mode_setup	-	DMA setup for Firestar Plus
207 208 209 210 211 212 213 214 215 216
 *	@ap: ATA port
 *	@adev: device
 *	@mode: desired mode
 *
 *	The Firestar plus has additional UDMA functionality for UDMA0-2 and
 *	requires we do some additional work. Because the base work we must do
 *	is mostly shared we wrap the Firestar setup functionality in this
 *	one
 */

217
static void optiplus_mode_setup(struct ata_port *ap, struct ata_device *adev, u8 mode)
218 219 220 221 222 223 224
{
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
	u8 udcfg;
	u8 udslave;
	int dev2 = 2 * adev->devno;
	int unit = 2 * ap->port_no + adev->devno;
	int udma = mode - XFER_UDMA_0;
225

226 227 228
	pci_read_config_byte(pdev, 0x44, &udcfg);
	if (mode <= XFER_UDMA_0) {
		udcfg &= ~(1 << unit);
229
		optidma_mode_setup(ap, adev, adev->dma_mode);
230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253
	} else {
		udcfg |=  (1 << unit);
		if (ap->port_no) {
			pci_read_config_byte(pdev, 0x45, &udslave);
			udslave &= ~(0x03 << dev2);
			udslave |= (udma << dev2);
			pci_write_config_byte(pdev, 0x45, udslave);
		} else {
			udcfg &= ~(0x30 << dev2);
			udcfg |= (udma << dev2);
		}
	}
	pci_write_config_byte(pdev, 0x44, udcfg);
}

/**
 *	optidma_set_pio_mode	-	PIO setup callback
 *	@ap: ATA port
 *	@adev: Device
 *
 *	The libata core provides separate functions for handling PIO and
 *	DMA programming. The architecture of the Firestar makes it easier
 *	for us to have a common function so we provide wrappers
 */
254

255 256
static void optidma_set_pio_mode(struct ata_port *ap, struct ata_device *adev)
{
257
	optidma_mode_setup(ap, adev, adev->pio_mode);
258 259 260 261 262 263 264 265 266 267 268
}

/**
 *	optidma_set_dma_mode	-	DMA setup callback
 *	@ap: ATA port
 *	@adev: Device
 *
 *	The libata core provides separate functions for handling PIO and
 *	DMA programming. The architecture of the Firestar makes it easier
 *	for us to have a common function so we provide wrappers
 */
269

270 271
static void optidma_set_dma_mode(struct ata_port *ap, struct ata_device *adev)
{
272
	optidma_mode_setup(ap, adev, adev->dma_mode);
273 274 275 276 277 278 279 280 281 282 283
}

/**
 *	optiplus_set_pio_mode	-	PIO setup callback
 *	@ap: ATA port
 *	@adev: Device
 *
 *	The libata core provides separate functions for handling PIO and
 *	DMA programming. The architecture of the Firestar makes it easier
 *	for us to have a common function so we provide wrappers
 */
284

285 286
static void optiplus_set_pio_mode(struct ata_port *ap, struct ata_device *adev)
{
287
	optiplus_mode_setup(ap, adev, adev->pio_mode);
288 289 290 291 292 293 294 295 296 297 298
}

/**
 *	optiplus_set_dma_mode	-	DMA setup callback
 *	@ap: ATA port
 *	@adev: Device
 *
 *	The libata core provides separate functions for handling PIO and
 *	DMA programming. The architecture of the Firestar makes it easier
 *	for us to have a common function so we provide wrappers
 */
299

300 301
static void optiplus_set_dma_mode(struct ata_port *ap, struct ata_device *adev)
{
302
	optiplus_mode_setup(ap, adev, adev->dma_mode);
303 304 305 306 307 308 309 310 311
}

/**
 *	optidma_make_bits	-	PCI setup helper
 *	@adev: ATA device
 *
 *	Turn the ATA device setup into PCI configuration bits
 *	for register 0x43 and return the two bits needed.
 */
312

313 314 315 316 317 318 319 320 321 322 323 324 325
static u8 optidma_make_bits43(struct ata_device *adev)
{
	static const u8 bits43[5] = {
		0, 0, 0, 1, 2
	};
	if (!ata_dev_enabled(adev))
		return 0;
	if (adev->dma_mode)
		return adev->dma_mode - XFER_MW_DMA_0;
	return bits43[adev->pio_mode - XFER_PIO_0];
}

/**
326
 *	optidma_set_mode	-	mode setup
327
 *	@link: link to set up
328
 *
329 330 331
 *	Use the standard setup to tune the chipset and then finalise the
 *	configuration by writing the nibble of extra bits of data into
 *	the chip.
332
 */
333

334
static int optidma_set_mode(struct ata_link *link, struct ata_device **r_failed)
335
{
336
	struct ata_port *ap = link->ap;
337 338 339
	u8 r;
	int nybble = 4 * ap->port_no;
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
340
	int rc  = ata_do_set_mode(link, r_failed);
341 342 343 344
	if (rc == 0) {
		pci_read_config_byte(pdev, 0x43, &r);

		r &= (0x0F << nybble);
345 346
		r |= (optidma_make_bits43(&link->device[0]) +
		     (optidma_make_bits43(&link->device[0]) << 2)) << nybble;
347 348 349
		pci_write_config_byte(pdev, 0x43, r);
	}
	return rc;
350 351 352
}

static struct scsi_host_template optidma_sht = {
353
	ATA_BMDMA_SHT(DRV_NAME),
354 355 356
};

static struct ata_port_operations optidma_port_ops = {
357 358
	.inherits	= &ata_bmdma_port_ops,
	.cable_detect	= ata_cable_40wire,
359 360
	.set_piomode	= optidma_set_pio_mode,
	.set_dmamode	= optidma_set_dma_mode,
361
	.set_mode	= optidma_set_mode,
362
	.error_handler	= optidma_error_handler,
363 364 365
};

static struct ata_port_operations optiplus_port_ops = {
366
	.inherits	= &optidma_port_ops,
367 368 369 370 371 372 373 374
	.set_piomode	= optiplus_set_pio_mode,
	.set_dmamode	= optiplus_set_dma_mode,
};

/**
 *	optiplus_with_udma	-	Look for UDMA capable setup
 *	@pdev; ATA controller
 */
375

376 377 378 379 380 381
static int optiplus_with_udma(struct pci_dev *pdev)
{
	u8 r;
	int ret = 0;
	int ioport = 0x22;
	struct pci_dev *dev1;
382

383 384
	/* Find function 1 */
	dev1 = pci_get_device(0x1045, 0xC701, NULL);
385
	if (dev1 == NULL)
386
		return 0;
387

388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406
	/* Rev must be >= 0x10 */
	pci_read_config_byte(dev1, 0x08, &r);
	if (r < 0x10)
		goto done_nomsg;
	/* Read the chipset system configuration to check our mode */
	pci_read_config_byte(dev1, 0x5F, &r);
	ioport |= (r << 8);
	outb(0x10, ioport);
	/* Must be 66Mhz sync */
	if ((inb(ioport + 2) & 1) == 0)
		goto done;

	/* Check the ATA arbitration/timing is suitable */
	pci_read_config_byte(pdev, 0x42, &r);
	if ((r & 0x36) != 0x36)
		goto done;
	pci_read_config_byte(dev1, 0x52, &r);
	if (r & 0x80)	/* IDEDIR disabled */
		ret = 1;
407
done:
408 409 410 411 412 413 414 415
	printk(KERN_WARNING "UDMA not supported in this configuration.\n");
done_nomsg:		/* Wrong chip revision */
	pci_dev_put(dev1);
	return ret;
}

static int optidma_init_one(struct pci_dev *dev, const struct pci_device_id *id)
{
Tejun Heo's avatar
Tejun Heo committed
416
	static const struct ata_port_info info_82c700 = {
417
		.flags = ATA_FLAG_SLAVE_POSS,
418 419 420 421
		.pio_mask = 0x1f,
		.mwdma_mask = 0x07,
		.port_ops = &optidma_port_ops
	};
Tejun Heo's avatar
Tejun Heo committed
422
	static const struct ata_port_info info_82c700_udma = {
423
		.flags = ATA_FLAG_SLAVE_POSS,
424 425 426 427 428
		.pio_mask = 0x1f,
		.mwdma_mask = 0x07,
		.udma_mask = 0x07,
		.port_ops = &optiplus_port_ops
	};
Tejun Heo's avatar
Tejun Heo committed
429
	const struct ata_port_info *ppi[] = { &info_82c700, NULL };
430
	static int printed_version;
431
	int rc;
432 433 434 435

	if (!printed_version++)
		dev_printk(KERN_DEBUG, &dev->dev, "version " DRV_VERSION "\n");

436 437 438 439
	rc = pcim_enable_device(dev);
	if (rc)
		return rc;

440 441 442 443
	/* Fixed location chipset magic */
	inw(0x1F1);
	inw(0x1F1);
	pci_clock = inb(0x1F5) & 1;		/* 0 = 33Mhz, 1 = 25Mhz */
444

445
	if (optiplus_with_udma(dev))
Tejun Heo's avatar
Tejun Heo committed
446
		ppi[0] = &info_82c700_udma;
447

448
	return ata_pci_init_one(dev, ppi, &optidma_sht);
449 450 451
}

static const struct pci_device_id optidma[] = {
452 453 454
	{ PCI_VDEVICE(OPTI, 0xD568), },		/* Opti 82C700 */

	{ },
455 456 457
};

static struct pci_driver optidma_pci_driver = {
458
	.name 		= DRV_NAME,
459 460
	.id_table	= optidma,
	.probe 		= optidma_init_one,
461
	.remove		= ata_pci_remove_one,
462
#ifdef CONFIG_PM
463 464
	.suspend	= ata_pci_device_suspend,
	.resume		= ata_pci_device_resume,
465
#endif
466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485
};

static int __init optidma_init(void)
{
	return pci_register_driver(&optidma_pci_driver);
}

static void __exit optidma_exit(void)
{
	pci_unregister_driver(&optidma_pci_driver);
}

MODULE_AUTHOR("Alan Cox");
MODULE_DESCRIPTION("low-level driver for Opti Firestar/Firestar Plus");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, optidma);
MODULE_VERSION(DRV_VERSION);

module_init(optidma_init);
module_exit(optidma_exit);