- 27 Aug, 2020 1 commit
-
-
Adam Miszczak authored
Add DG1 and clean-up VLV PCI IDs. Align with kernel commits: f2bde2546b81 ("drm/i915: Remove dubious Valleyview PCI IDs") fd38cdb81105 ("drm/i915/dg1: Add DG1 PCI IDs") Signed-off-by:
Adam Miszczak <adam.miszczak@intel.com> Reviewed-by:
José Roberto de Souza <jose.souza@intel.com>
-
- 08 Jul, 2020 1 commit
-
-
José Roberto de Souza authored
Two new patches landed in kernel adding new PCI ids: 123f62de419f ("drm/i915/rkl: Add RKL platform info and PCI ids") 52797a8e8529 ("drm/i915/ehl: Add new PCI ids") Cc: Matt Roper <matthew.d.roper@intel.com> Signed-off-by:
José Roberto de Souza <jose.souza@intel.com>
-
- 23 Mar, 2020 1 commit
-
-
Swathi Dhanavanthri authored
Changes: 3882581753d1 ("drm/i915/tgl: Add new PCI IDs to TGL") Signed-off-by:
Swathi Dhanavanthri <swathi.dhanavanthri@intel.com> Reviewed-by:
Timo Aaltonen <timo.aaltonen@canonical.com>
-
- 17 Dec, 2019 1 commit
-
-
José Roberto de Souza authored
Changes: 651cc835d5f6 ("drm/i915: Add new EHL/JSL PCI ids") b6a8781a447c ("drm/i915/cml: Remove unsupport PCI ID") 8717c6b7414f ("drm/i915/cml: Separate U series pci id from origianl list.") v2: added the latest CML changes Cc: James Ausmus <james.ausmus@intel.com> Cc: Matt Roper <matthew.d.roper@intel.com> Cc: Lucas De Marchi <lucas.demarchi@intel.com> Reviewed-by:
Matt Roper <matthew.d.roper@intel.com> Signed-off-by:
José Roberto de Souza <jose.souza@intel.com> Signed-off-by:
Lucas De Marchi <lucas.demarchi@intel.com>
-
- 06 Sep, 2019 1 commit
-
-
Anusha Srivatsa authored
Add the new CML PCI IDS. Align with kernel commit: bfc4c359b2822 ("drm/i915/cml: Add Missing PCI IDs") This is in sync with kernel header as of: 0747590267e7 ("drm-tip: 2019y-08m-30d-18h-03m-18s UTC integration manifest") Cc: José Roberto de Souza <jose.souza@intel.com> Signed-off-by:
Anusha Srivatsa <anusha.srivatsa@intel.com>
-
- 29 Jul, 2019 1 commit
-
-
Lucas De Marchi authored
Straight copy from the kernel file, aligned with drm-intel-next-queued commit cb823ed9915b ("drm/i915/gt: Use intel_gt as the primary object for handling resets") Signed-off-by:
Lucas De Marchi <lucas.demarchi@intel.com> Reviewed-by:
José Roberto de Souza <jose.souza@intel.com>
-
- 25 Mar, 2019 1 commit
-
-
Anusha Srivatsa authored
Add CML and EHL PCI IDs, and one more for ICL. This is in sync with kernel header as of b024ab9b2d3a ("drm/i915/bios: iterate over child devices to initialize ddi_port_info") Signed-off-by:
Anusha Srivatsa <anusha.srivatsa@intel.com> Reviewed-by:
Lucas De Marchi <lucas.demarchi@intel.com>
-
- 04 Feb, 2019 1 commit
-
-
Rodrigo Vivi authored
Straight copy from the kernel file. Add more PCI Device IDs for Coffee Lake, Ice Lake, and Amber Lake. It also include a reorg on Whiskey Lake IDs. Align with kernel commits: 5e0f5a58b167 ("drm/i915/cfl: Adding another PCI Device ID.") 03ca3cf8e9aa ("drm/i915/icl: Adding few more device IDs for Ice Lake") c0c46ca461f1 ("drm/i915/aml: Add new Amber Lake PCI ID") c1c8f6fa731b ("drm/i915: Redefine some Whiskey Lake SKUs") Cc: José Roberto de Souza <jose.souza@intel.com> Signed-off-by:
Rodrigo Vivi <rodrigo.vivi@intel.com> Acked-by:
Lionel Landwerlin <lionel.g.landwerlin@intel.com>
-
- 05 Sep, 2018 1 commit
-
-
Lucas De Marchi authored
This will allow platforms to reuse kernel IDs instead of manually keeping them in sync. In most of the cases we only need to extend IS_9XX(). Current platforms that fit this requirement can be ported over to use this macro. Right now it's a nop since it doesn't have any PCI ID added. The i915_pciids.h header is in sync with kernel tree on drm-tip 2018y-08m-20d-21h-41m-11s. v2: - move to a separate .c so we can have the array in a single compilation unit - use a single array for all gens - add real functions to get or check gen by pciid - define our own pci device struct rather than inherit the one kernel uses: we can throw away most of the fields v3: - add comment to keep ids sorted by gen - remove misleading comment about all gens Cc: Chris Wilson <chris@chris-wilson.co.uk> Signed-off-by:
Lucas De Marchi <lucas.demarchi@intel.com> Reviewed-by:
Chris Wilson <chris@chris-wilson.co.uk> Signed-off-by:
Rodrigo Vivi <rodrigo.vivi@intel.com>
-