dev.c 8.94 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
/*
 * Tegra host1x driver
 *
 * Copyright (c) 2010-2013, NVIDIA Corporation.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#include <linux/clk.h>
Alexandre Courbot's avatar
Alexandre Courbot committed
20
#include <linux/dma-mapping.h>
21 22 23 24 25 26
#include <linux/io.h>
#include <linux/list.h>
#include <linux/module.h>
#include <linux/of_device.h>
#include <linux/of.h>
#include <linux/slab.h>
27 28 29

#define CREATE_TRACE_POINTS
#include <trace/events/host1x.h>
30
#undef CREATE_TRACE_POINTS
31

32
#include "bus.h"
33
#include "channel.h"
34
#include "debug.h"
35 36 37
#include "dev.h"
#include "intr.h"

38
#include "hw/host1x01.h"
39
#include "hw/host1x02.h"
40
#include "hw/host1x04.h"
41
#include "hw/host1x05.h"
42 43 44 45 46 47 48 49 50 51 52
#include "hw/host1x06.h"

void host1x_hypervisor_writel(struct host1x *host1x, u32 v, u32 r)
{
	writel(v, host1x->hv_regs + r);
}

u32 host1x_hypervisor_readl(struct host1x *host1x, u32 r)
{
	return readl(host1x->hv_regs + r);
}
53 54 55 56 57 58 59 60 61 62 63 64 65 66 67

void host1x_sync_writel(struct host1x *host1x, u32 v, u32 r)
{
	void __iomem *sync_regs = host1x->regs + host1x->info->sync_offset;

	writel(v, sync_regs + r);
}

u32 host1x_sync_readl(struct host1x *host1x, u32 r)
{
	void __iomem *sync_regs = host1x->regs + host1x->info->sync_offset;

	return readl(sync_regs + r);
}

68 69 70 71 72 73 74 75 76 77
void host1x_ch_writel(struct host1x_channel *ch, u32 v, u32 r)
{
	writel(v, ch->regs + r);
}

u32 host1x_ch_readl(struct host1x_channel *ch, u32 r)
{
	return readl(ch->regs + r);
}

78
static const struct host1x_info host1x01_info = {
79 80 81 82 83 84 85
	.nb_channels = 8,
	.nb_pts = 32,
	.nb_mlocks = 16,
	.nb_bases = 8,
	.init = host1x01_init,
	.sync_offset = 0x3000,
	.dma_mask = DMA_BIT_MASK(32),
86 87
};

88 89 90 91 92 93 94
static const struct host1x_info host1x02_info = {
	.nb_channels = 9,
	.nb_pts = 32,
	.nb_mlocks = 16,
	.nb_bases = 12,
	.init = host1x02_init,
	.sync_offset = 0x3000,
Alexandre Courbot's avatar
Alexandre Courbot committed
95
	.dma_mask = DMA_BIT_MASK(32),
96 97
};

98 99 100 101 102 103 104
static const struct host1x_info host1x04_info = {
	.nb_channels = 12,
	.nb_pts = 192,
	.nb_mlocks = 16,
	.nb_bases = 64,
	.init = host1x04_init,
	.sync_offset = 0x2100,
Alexandre Courbot's avatar
Alexandre Courbot committed
105
	.dma_mask = DMA_BIT_MASK(34),
106 107
};

108 109 110 111 112 113 114
static const struct host1x_info host1x05_info = {
	.nb_channels = 14,
	.nb_pts = 192,
	.nb_mlocks = 16,
	.nb_bases = 64,
	.init = host1x05_init,
	.sync_offset = 0x2100,
Alexandre Courbot's avatar
Alexandre Courbot committed
115
	.dma_mask = DMA_BIT_MASK(34),
116 117
};

118 119 120 121 122 123 124 125 126 127 128
static const struct host1x_info host1x06_info = {
	.nb_channels = 63,
	.nb_pts = 576,
	.nb_mlocks = 24,
	.nb_bases = 16,
	.init = host1x06_init,
	.sync_offset = 0x0,
	.dma_mask = DMA_BIT_MASK(34),
	.has_hypervisor = true,
};

129
static const struct of_device_id host1x_of_match[] = {
130
	{ .compatible = "nvidia,tegra186-host1x", .data = &host1x06_info, },
131
	{ .compatible = "nvidia,tegra210-host1x", .data = &host1x05_info, },
132
	{ .compatible = "nvidia,tegra124-host1x", .data = &host1x04_info, },
133
	{ .compatible = "nvidia,tegra114-host1x", .data = &host1x02_info, },
134 135 136 137 138 139 140 141 142
	{ .compatible = "nvidia,tegra30-host1x", .data = &host1x01_info, },
	{ .compatible = "nvidia,tegra20-host1x", .data = &host1x01_info, },
	{ },
};
MODULE_DEVICE_TABLE(of, host1x_of_match);

static int host1x_probe(struct platform_device *pdev)
{
	struct host1x *host;
143
	struct resource *regs, *hv_regs = NULL;
144 145 146
	int syncpt_irq;
	int err;

147 148 149
	host = devm_kzalloc(&pdev->dev, sizeof(*host), GFP_KERNEL);
	if (!host)
		return -ENOMEM;
150

151
	host->info = of_device_get_match_data(&pdev->dev);
152

153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172
	if (host->info->has_hypervisor) {
		regs = platform_get_resource_byname(pdev, IORESOURCE_MEM, "vm");
		if (!regs) {
			dev_err(&pdev->dev, "failed to get vm registers\n");
			return -ENXIO;
		}

		hv_regs = platform_get_resource_byname(pdev, IORESOURCE_MEM,
						       "hypervisor");
		if (!hv_regs) {
			dev_err(&pdev->dev,
				"failed to get hypervisor registers\n");
			return -ENXIO;
		}
	} else {
		regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
		if (!regs) {
			dev_err(&pdev->dev, "failed to get registers\n");
			return -ENXIO;
		}
173 174 175 176
	}

	syncpt_irq = platform_get_irq(pdev, 0);
	if (syncpt_irq < 0) {
177 178
		dev_err(&pdev->dev, "failed to get IRQ: %d\n", syncpt_irq);
		return syncpt_irq;
179 180
	}

181 182 183
	mutex_init(&host->devices_lock);
	INIT_LIST_HEAD(&host->devices);
	INIT_LIST_HEAD(&host->list);
184 185 186 187 188 189 190 191 192
	host->dev = &pdev->dev;

	/* set common host1x device data */
	platform_set_drvdata(pdev, host);

	host->regs = devm_ioremap_resource(&pdev->dev, regs);
	if (IS_ERR(host->regs))
		return PTR_ERR(host->regs);

193 194 195 196 197 198
	if (host->info->has_hypervisor) {
		host->hv_regs = devm_ioremap_resource(&pdev->dev, hv_regs);
		if (IS_ERR(host->hv_regs))
			return PTR_ERR(host->hv_regs);
	}

Alexandre Courbot's avatar
Alexandre Courbot committed
199 200
	dma_set_mask_and_coherent(host->dev, host->info->dma_mask);

201 202 203 204 205 206 207 208 209 210 211 212 213
	if (host->info->init) {
		err = host->info->init(host);
		if (err)
			return err;
	}

	host->clk = devm_clk_get(&pdev->dev, NULL);
	if (IS_ERR(host->clk)) {
		dev_err(&pdev->dev, "failed to get clock\n");
		err = PTR_ERR(host->clk);
		return err;
	}

214 215
	host->rst = devm_reset_control_get(&pdev->dev, "host1x");
	if (IS_ERR(host->rst)) {
216
		err = PTR_ERR(host->rst);
217 218 219 220
		dev_err(&pdev->dev, "failed to get reset: %d\n", err);
		return err;
	}

Thierry Reding's avatar
Thierry Reding committed
221 222
	host->group = iommu_group_get(&pdev->dev);
	if (host->group) {
223 224 225
		struct iommu_domain_geometry *geometry;
		unsigned long order;

226 227 228 229
		err = iova_cache_get();
		if (err < 0)
			goto put_group;

230
		host->domain = iommu_domain_alloc(&platform_bus_type);
Thierry Reding's avatar
Thierry Reding committed
231 232
		if (!host->domain) {
			err = -ENOMEM;
233
			goto put_cache;
Thierry Reding's avatar
Thierry Reding committed
234
		}
235

Thierry Reding's avatar
Thierry Reding committed
236
		err = iommu_attach_group(host->domain, host->group);
237 238 239 240
		if (err) {
			if (err == -ENODEV) {
				iommu_domain_free(host->domain);
				host->domain = NULL;
241
				iova_cache_put();
Thierry Reding's avatar
Thierry Reding committed
242 243
				iommu_group_put(host->group);
				host->group = NULL;
244 245 246
				goto skip_iommu;
			}

247
			goto fail_free_domain;
248
		}
249 250 251 252 253

		geometry = &host->domain->geometry;

		order = __ffs(host->domain->pgsize_bitmap);
		init_iova_domain(&host->iova, 1UL << order,
254
				 geometry->aperture_start >> order);
255 256 257
		host->iova_end = geometry->aperture_end;
	}

258
skip_iommu:
259 260
	err = host1x_channel_list_init(&host->channel_list,
				       host->info->nb_channels);
261 262
	if (err) {
		dev_err(&pdev->dev, "failed to initialize channel list\n");
263
		goto fail_detach_device;
264 265
	}

266 267 268
	err = clk_prepare_enable(host->clk);
	if (err < 0) {
		dev_err(&pdev->dev, "failed to enable clock\n");
269
		goto fail_free_channels;
270 271
	}

272 273 274 275 276 277
	err = reset_control_deassert(host->rst);
	if (err < 0) {
		dev_err(&pdev->dev, "failed to deassert reset: %d\n", err);
		goto fail_unprepare_disable;
	}

278 279 280
	err = host1x_syncpt_init(host);
	if (err) {
		dev_err(&pdev->dev, "failed to initialize syncpts\n");
281
		goto fail_reset_assert;
282 283
	}

284 285 286 287 288 289
	err = host1x_intr_init(host, syncpt_irq);
	if (err) {
		dev_err(&pdev->dev, "failed to initialize interrupts\n");
		goto fail_deinit_syncpt;
	}

290 291
	host1x_debug_init(host);

292 293 294
	err = host1x_register(host);
	if (err < 0)
		goto fail_deinit_intr;
295

296
	return 0;
297

298 299
fail_deinit_intr:
	host1x_intr_deinit(host);
300 301
fail_deinit_syncpt:
	host1x_syncpt_deinit(host);
302 303
fail_reset_assert:
	reset_control_assert(host->rst);
304 305
fail_unprepare_disable:
	clk_disable_unprepare(host->clk);
306 307
fail_free_channels:
	host1x_channel_list_free(&host->channel_list);
308
fail_detach_device:
Thierry Reding's avatar
Thierry Reding committed
309
	if (host->group && host->domain) {
310
		put_iova_domain(&host->iova);
Thierry Reding's avatar
Thierry Reding committed
311
		iommu_detach_group(host->domain, host->group);
312 313 314 315
	}
fail_free_domain:
	if (host->domain)
		iommu_domain_free(host->domain);
316 317 318
put_cache:
	if (host->group)
		iova_cache_put();
Thierry Reding's avatar
Thierry Reding committed
319 320
put_group:
	iommu_group_put(host->group);
321

322
	return err;
323 324
}

325
static int host1x_remove(struct platform_device *pdev)
326 327 328
{
	struct host1x *host = platform_get_drvdata(pdev);

329
	host1x_unregister(host);
330
	host1x_intr_deinit(host);
331
	host1x_syncpt_deinit(host);
332
	reset_control_assert(host->rst);
333 334
	clk_disable_unprepare(host->clk);

335 336
	if (host->domain) {
		put_iova_domain(&host->iova);
Thierry Reding's avatar
Thierry Reding committed
337
		iommu_detach_group(host->domain, host->group);
338
		iommu_domain_free(host->domain);
339
		iova_cache_put();
Thierry Reding's avatar
Thierry Reding committed
340
		iommu_group_put(host->group);
341 342
	}

343 344 345
	return 0;
}

346
static struct platform_driver tegra_host1x_driver = {
347 348 349 350
	.driver = {
		.name = "tegra-host1x",
		.of_match_table = host1x_of_match,
	},
351 352
	.probe = host1x_probe,
	.remove = host1x_remove,
353 354
};

355 356 357 358 359
static struct platform_driver * const drivers[] = {
	&tegra_host1x_driver,
	&tegra_mipi_driver,
};

360 361 362 363
static int __init tegra_host1x_init(void)
{
	int err;

364
	err = bus_register(&host1x_bus_type);
365 366 367
	if (err < 0)
		return err;

368
	err = platform_register_drivers(drivers, ARRAY_SIZE(drivers));
369
	if (err < 0)
370
		bus_unregister(&host1x_bus_type);
371

372
	return err;
373 374 375 376 377
}
module_init(tegra_host1x_init);

static void __exit tegra_host1x_exit(void)
{
378
	platform_unregister_drivers(drivers, ARRAY_SIZE(drivers));
379
	bus_unregister(&host1x_bus_type);
380 381
}
module_exit(tegra_host1x_exit);
382

383
MODULE_AUTHOR("Thierry Reding <thierry.reding@avionic-design.de>");
384 385 386
MODULE_AUTHOR("Terje Bergstrom <tbergstrom@nvidia.com>");
MODULE_DESCRIPTION("Host1x driver for Tegra products");
MODULE_LICENSE("GPL");